Title :
Optimization of sample/hold circuit for high-speed and high-resolution ADCs
Author :
Chen, Junxiao ; Zhang, Lu ; HE, Lenian
Author_Institution :
Inst. of VLSI Design, Zhejiang Univ., Hangzhou, China
Abstract :
A sample/hold (S/H) circuit for a 14 bit 100 MSample/s analog-to-digital converter is implemented and optimized. High performance gain-boosted folded-cascode opamp (GBFCA) and bootstrapped switches are used to maximize SNDR and SFDR of the S/H circuit. An optimal design criterion is developed to find the best solution giving the shortest settling time. After eliminating the slow-settling component in signal path, the sample S/H circuit achieves 5 ns settling time to 0.001%, 81.2 dB SNDR and 100 dB SFDR for 10 MHz input signals.
Keywords :
analogue-digital conversion; operational amplifiers; sample and hold circuits; switches; analog-to-digital converter; bootstrapped switches; high performance gain-boosted folded-cascode opamp; high-resolution ADC; high-speed ADC; optimal design criterion; sample-hold circuit optimisation; Bandwidth; Capacitors; Clocks; Communication switching; Design optimization; MOSFETs; Radio frequency; Switches; Switching circuits; Voltage; bootstrap; gain boost; sample/hold; settling time;
Conference_Titel :
Integrated Circuits, ISIC '09. Proceedings of the 2009 12th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-9-8108-2468-6