DocumentCode :
511798
Title :
An enhanced low-power high-speed Adder For Error-Tolerant application
Author :
Zhu, Ning ; Goh, Wang Ling ; Yeo, Kiat Seng
Author_Institution :
Sch. of Electr. & Electron. Eng., Nanyang Technol. Univ., Singapore, Singapore
fYear :
2009
fDate :
14-16 Dec. 2009
Firstpage :
69
Lastpage :
72
Abstract :
The occurrence of errors are inevitable in modern VLSI technology and to overcome all possible errors is an expensive task. It not only consumes a lot of power but degrades the speed performance. By adopting an emerging concept in VLSI design and test-error-tolerance (ET), we managed to develop a novel error-tolerant adder which we named the Type II (ETAII). The circuit to some extent is able to ease the strict restriction on accuracy to achieve tremendous improvements in both the power consumption and speed performance. When compared to its conventional counterparts, the proposed ETAII is able to achieve more than 60% improvement in the power-delay product (PDP). The proposed ETAII is an enhancement of our earlier design, the ETAI, which has problem adding small number inputs.
Keywords :
VLSI; adders; integrated circuit design; VLSI technology; enhanced low-power high-speed adder; error-tolerant adder; power consumption; power delay product; test-error-tolerance; Adders; Circuit testing; Degradation; Digital systems; Electronic mail; Energy consumption; High speed integrated circuits; Integrated circuit noise; Power engineering and energy; Very large scale integration; Adders; error-tolerance; high speed integrated circuits; low power design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits, ISIC '09. Proceedings of the 2009 12th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-9-8108-2468-6
Type :
conf
Filename :
5403865
Link To Document :
بازگشت