DocumentCode :
511810
Title :
An automatic test approach for field programmable gate array (FPGA)
Author :
Ruan, A.W. ; Liao, Y.B. ; Li, P. ; Li, W. ; Li, W.C.
Author_Institution :
State Key Lab. of Electron. Films & Integrated Devices, Univ. of Electron. Sci. & Technol. of China, Chengdu, China
fYear :
2009
fDate :
14-16 Dec. 2009
Firstpage :
474
Lastpage :
477
Abstract :
Test for a FPGA is supposed to consist of two steps, namely configuration and fault scan. The process of configuration and fault scan is required to be repeated many times before all resources of a FPGA-under-test are covered. Traditional test schemes for a FPGA-under-test involve a large amount of manual work. An automatic test approach for a FPGA-under-test implemented by an in-house SOC co-verification technology based FPGA functional test system is proposed and presented in the paper. This test system has taken advantage of flexibility and observability of software in conjunction with high-speed simulation of hardware. Experimental result demonstrates that the approach of automatic test scheme yields advantages over traditional ones.
Keywords :
automatic testing; field programmable gate arrays; system-on-chip; FPGA-under-test; SOC coverification technology; automatic test approach; configuration test; fault scan test; field programmable gate array; high-speed hardware simulation; Automatic testing; Circuit faults; Circuit testing; Field programmable gate arrays; Laboratories; Logic testing; Programmable control; Programmable logic arrays; System testing; System-on-a-chip; FPGA; SOC co-verification; configuration; fault; test;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits, ISIC '09. Proceedings of the 2009 12th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-9-8108-2468-6
Type :
conf
Filename :
5403877
Link To Document :
بازگشت