Title :
A long block length bch decoder for DVB-S2 application
Author :
Lin, Yi-Min ; Wu, Jau-Yet ; Lin, Chien-Ching ; Chang, Hsie-Chia
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
In this paper, a low-complexity and full-mode BCH decoder with long block length for DVB-S2 application is presented. With the reversed error locator polynomial, our proposed reversed Berlekamp-Massey algorithm features a sharing architecture to perform parallel-4 syndrome and Chien search calculations. Concatenated with the LDPC decoder, which has a long decoding latency and a short period of data output time, the proposed parallel-4 BCH decoder ensures the sufficient throughput with only one bank memory. Moreover, a composite field divider instead of a large Galois field inversion table is also presented to reduce complexity. After implemented in 0.13 ¿m CMOS technology, our parallel-4 BCH decoder occupied 44 K gate count can reach 380 Mb/s according to the post-layout simulations.
Keywords :
CMOS integrated circuits; block codes; decoding; digital video broadcasting; polynomials; Berlekamp-Massey algorithm; CMOS technology; DVB-S2 application; Galois field inversion; composite field divider; decoding latency; long block length BCH decoder; parallel-4 BCH decoder; reversed error locator polynomial; Buffer storage; CMOS technology; Delay; Digital video broadcasting; Galois fields; Iterative decoding; Parity check codes; Polynomials; Throughput; Timing;
Conference_Titel :
Integrated Circuits, ISIC '09. Proceedings of the 2009 12th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-9-8108-2468-6