DocumentCode :
511862
Title :
DFM-aware structured ASIC design
Author :
Gopalani, Salman ; Garg, Rajesh ; Khatri, Sunil P. ; Cheng, Mosong
Author_Institution :
Nat. Instrum., Austin, TX, USA
fYear :
2009
fDate :
14-16 Dec. 2009
Firstpage :
29
Lastpage :
32
Abstract :
In this paper, we present a new structured ASIC approach which utilizes an array of 2-input NAND gates. Our NAND2 array based circuit implementation reduces manufacturing costs, and design turn-around times because different designs can share the same masks up to the poly layer. The regular layout structure of our NAND2 array also helps in reducing systematic variations. We compared the performance of our NAND2 array with the ASIC approach by implementing several benchmark circuits using both methods. The experimental results demonstrate that our approach has lower area overheads than previously reported structured ASIC approaches. Lithographical simulation results demonstrate that our approach has lower errors on the poly and the Metal1 layers compared to the ASIC approach.
Keywords :
NAND circuits; application specific integrated circuits; DFM-aware structured ASIC design; Metal1 layers; NAND2 array based circuit implementation; manufacturing cost reduction; Application specific integrated circuits; Delay; Fabrication; Field programmable gate arrays; Logic arrays; Logic circuits; Logic design; Manufacturing; Programmable logic arrays; Proximity effect;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits, ISIC '09. Proceedings of the 2009 12th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-9-8108-2468-6
Type :
conf
Filename :
5403934
Link To Document :
بازگشت