DocumentCode :
511869
Title :
Hard multiple generator for higher radix modulo 2n-1 multiplication
Author :
Muralidharan, Ramya ; Chang, Chip-Hong
Author_Institution :
Centre for High Performance Embedded Syst., Nanyang Technol. Univ., Singapore, Singapore
fYear :
2009
fDate :
14-16 Dec. 2009
Firstpage :
546
Lastpage :
549
Abstract :
High-speed modulo multipliers are essential elements in RNS datapath. Booth recoding algorithm can be used to improve the performance of the multiplier by reducing the number of partial products. In radix-8 booth encoding, the number of partial products is reduced to one-third. However, the inevitable carry propagation adder required to generate the hard multiple, 3X, where X is the multiplicand, falls on the critical path of the multiplier. This paper presents an efficient modulo 2n-1 hard multiple generator based on the parallel-prefix addition. The proposed hard multiple generator employs ¿log2 n¿-1 prefix levels, making radix-8 Booth encoding a feasible choice for high-speed modulo 2n-1 multiplier design. The merit of the design is corroborated by synthesis results based on TSMC 0.18 ¿m CMOS standard-cell library.
Keywords :
CMOS digital integrated circuits; adders; encoding; multiplying circuits; signal generators; RNS datapath; TSMC CMOS standard-cell library; booth recoding algorithm; hard multiple generator; high-speed modulo multipliers; higher radix modulo 2n-1 multiplication; propagation adder; radix-8 booth encoding; size 0.18 mum; Adders; Cryptography; Delay systems; Digital signal processing; Embedded system; Encoding; Equations; Hardware; Libraries; Signal processing algorithms; Modulo multiplication; Residue Number System;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits, ISIC '09. Proceedings of the 2009 12th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-9-8108-2468-6
Type :
conf
Filename :
5403941
Link To Document :
بازگشت