Title :
Tradeoff of energy and hardware resources in high level synthesis
Author :
Xing, Xianwu ; Jong, Ching Chuen
Author_Institution :
Sch. of Electr. & Electron. Eng., Nanyang Technol. Univ., Singapore, Singapore
Abstract :
This paper studies the energy consumed in VLSI systems that have multiple-stage functionally pipelined datapath. A two-process approach is then proposed to synthesize such datapath by partitioning the datapath into multiple pipelined stages that can be operated with multiple frequencies and multiple supply voltages, aiming to reduce energy consumed by the datapath. Experimental results show that the proposed approach is effective for reducing energy.
Keywords :
VLSI; high level synthesis; integrated circuit design; VLSI systems; datapath partitioning; energy consumption; hardware resources; high level synthesis; multiple-stage functionally pipelined datapath; Clocks; Data engineering; Dynamic voltage scaling; Energy consumption; Frequency; Hardware; High level synthesis; Power engineering and energy; Throughput; Very large scale integration; High level synthesis; energy reduction; functionally pipelined datapath; multi-frequency; multi-voltage;
Conference_Titel :
Integrated Circuits, ISIC '09. Proceedings of the 2009 12th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-9-8108-2468-6