DocumentCode :
512145
Title :
Deflection routing in multi-channel photonic network on chip architecture
Author :
Tang, Jianxiong ; Jin, Yaohui ; Chang, Zhijuan
Author_Institution :
State Key Lab of Advanced Optical Communication System and Network, Shanghai Jiao Tong University, China, 200240
Volume :
2009-Supplement
fYear :
2009
fDate :
2-6 Nov. 2009
Firstpage :
1
Lastpage :
6
Abstract :
Ultralow-latency and less power consumption have become necessary in multi-processor interconnection network on chip, photonic interconnection as a solution to meet above requirement, provides high performance interconnection on chip. But the photonic network on chip architecture design and performance is limited because photonic interconnection hasn´t buffer, photonic network architecture must be designed to relieve this limitation. In this paper, we present a multi-channel photonic network on chip architecture employing deflection routing, optical data packets can inject/eject from processor core by four channels at the same time. Simulation result shows this network architecture has 60% latency decrease compared to generic photonic network on chip, and the photonic network architecture is only consume 7% power of the electronic interconnection network on chip with the same scale.
Keywords :
Bandwidth; Delay; Energy consumption; Network-on-a-chip; Optical buffering; Optical fiber networks; Optical resonators; Optical switches; Optical wavelength conversion; Routing; Deflection routing; NoC; Photonic network on chip; Power analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications and Photonics Conference and Exhibition (ACP), 2009 Asia
Conference_Location :
Shanghai, China
Print_ISBN :
978-1-55752-877-3
Electronic_ISBN :
978-1-55752-877-3
Type :
conf
Filename :
5405418
Link To Document :
بازگشت