DocumentCode :
512675
Title :
Hybrid test vector compression in system-on-chip test — An overview and methodology
Author :
Biswas, Satyendra N. ; Das, Sunil R. ; Petriu, Emil M. ; Hossain, Altaf
Author_Institution :
Dept. of Electr. Eng. Technol., Georgia Southern Univ., Statesboro, GA, USA
fYear :
2009
fDate :
14-16 Dec. 2009
Firstpage :
1
Lastpage :
6
Abstract :
This paper presents a comprehensive study on a number of hybrid test vector compression methods for VLSI circuit testing. In the proposed approaches, a software program is loaded into the on-chip processor memory along with the compressed test data sets. To minimize on-chip storage besides testing time, the test data volume is first reduced by compaction in a hybrid manner before downloading into the processor. The methods utilize a set of adaptive coding techniques for realizing lossless compression. The compaction program need not be loaded into the embedded processor, as only the decompression of test data is required for the automatic test equipment. The developed schemes necessitate minimal hardware overhead, while the on-chip embedded processor can be reused for normal operation on completion of testing. As an extension of the earlier works, this paper also reports further results on studies of the problem and demonstrates the feasibility of the suggested methodologies with simulation results on ISCAS 85 combinational and ISCAS 89 full scan sequential benchmark circuits.
Keywords :
VLSI; adaptive codes; combinational circuits; data compression; integrated circuit testing; sequential circuits; system-on-chip; Burrows-Wheeler transform; Golomb coding; Huffman coding; ISCAS 85 combinational benchmark circuit; ISCAS 89 full scan sequential benchmark circuit; Lempel-Ziv-Welch coding; VLSI circuit testing; adaptive coding techniques; automatic test equipment; hybrid test vector compression; lossless compression; on-chip embedded processor; on-chip processor memory; on-chip storage; software program; system-on-chip test; test data decompression; test data volume; Adaptive coding; Automatic test equipment; Automatic testing; Circuit testing; Compaction; Hardware; Software testing; System testing; System-on-a-chip; Very large scale integration; Associative coder of Buyanovsky (ACB); Burrows-Wheeler transformation (BWT); Golomb coding; Limpel-Ziv-Walsh (LZW) coding; automatic test equipmen (ATE); design-for-testability (DFT); frequency directed runlength coding; intellectual property (IP) core; system-on-chip (SOC) test;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers and Devices for Communication, 2009. CODEC 2009. 4th International Conference on
Conference_Location :
Kolkata
Print_ISBN :
978-1-4244-5073-2
Type :
conf
Filename :
5407242
Link To Document :
بازگشت