DocumentCode :
513707
Title :
Feasibility of Multilevel Storage in Flash EEPROM Cells
Author :
de Graaf, C. ; Young, P. ; Hulsbos, D.
Author_Institution :
Philips Research Laboratories, Prof. Holstlaan 4, 5656AA Eindhoven, The Netherlands
fYear :
1995
fDate :
25-27 Sept. 1995
Firstpage :
213
Lastpage :
216
Abstract :
The analog character of charge storage on a floating gate MOS transistor can be used to store more than one bit of information per non-volatile memory cell. For a given technology and cell design, multilevel charge storage increases the bit density, and potentially reduces the cost per bit. The main problem associated with multilevel storage is the non-zero width of each level, and its dependence on process variations, operating conditions and time. This paper discusses the relative weight of these aspects in Flash EEPROMs. The discussion is illustrated by experimental results on four-level storage in a 0.8¿m Flash EEPROM technology.
Keywords :
Capacitance; Channel hot electron injection; Costs; EPROM; Laboratories; Nonvolatile memory; Tellurium; Threshold voltage; Traffic control; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Device Research Conference, 1995. ESSDERC '95. Proceedings of the 25th European
Conference_Location :
The Hague, The Netherlands
Print_ISBN :
286332182X
Type :
conf
Filename :
5435966
Link To Document :
بازگشت