DocumentCode :
513870
Title :
Interconnects Integration for 0.25μm CMOS Technology
Author :
Morand, Y. ; Lerme, M. ; Gobil, Y. ; Vinet, F. ; Berruyer, P. ; Heitzmann, M. ; Ulmer, L. ; Fayolle, M.
Author_Institution :
SGS-Thomson Microelectronics, LETI-CENG, 17 rue des Martyrs, 38054 Grenoble Cedex 09, France
fYear :
1996
fDate :
9-11 Sept. 1996
Firstpage :
97
Lastpage :
100
Abstract :
This paper presents the complete integration of a triple level metallisation (TLM) interconnection processes for a 0.25μm CMOS technology on 200 mm wafers. Advanced processes such High Density Plasma (HDP) deposition for phosphorus doped premetal oxide and for undoped silicon glass as inter metal dielectric (IMD), DUV lithography for all levels, collimated TiN barrier deposition, HDP etching of contacts and vias are used. This TLM interconnection scheme was implemented on 0.5μm CMOS base wafers provided by Centre Commun CNET-SGS Thomson Crolles. The electrical results are reported in terms of defectivity and intrinsic performances.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Device Research Conference, 1996. ESSDERC '96. Proceedings of the 26th European
Conference_Location :
Bologna, Italy
Print_ISBN :
286332196X
Type :
conf
Filename :
5436228
Link To Document :
بازگشت