DocumentCode :
514094
Title :
Isolation - Related Leakage in a 4 Mb DRAM Cell
Author :
Murkin, P.A. ; Muehlhoff, H.- M. ; Roehl, S. ; Meyberg, W. ; Mueller, W. ; Bergner, W. ; Kircher, R.
Author_Institution :
Corporate Research and Technology, Technology Centre for Microelectronics, Siemens AG, Otto-Hahn-Ring 6, 8000 Munich 83, West Germany.
fYear :
1987
fDate :
14-17 Sept. 1987
Firstpage :
761
Lastpage :
764
Abstract :
The isolation-related leakage occurring within a 4 Mb DRAM cell containing a depletion-type trench capacitor is discussed. The main isolation-dependent leakage paths discussed are trench-trench punchthrough, inter-bit-line leakage via punchthrough or parasitic transistor action under the word-line, and leakage between the transfer gate and the trench capacitor. Measurements of specific test structures and also of an 8K cell array confirming good control of these leakage mechanisms are presented.
Keywords :
Area measurement; CMOS technology; Capacitors; Current measurement; Etching; Isolation technology; Leakage current; Microelectronics; Random access memory; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Device Research Conference, 1987. ESSDERC '87. 17th European
Conference_Location :
Bologna, Italy
Print_ISBN :
0444704779
Type :
conf
Filename :
5436742
Link To Document :
بازگشت