DocumentCode
516162
Title
CORDIC Processor with Carry-Save Architecture
Author
Künemund, R. ; Söldner, H. ; Wohlleben, S. ; Noll, T.
Author_Institution
Corp. R&D, Siemens AG, Munich, Germany
Volume
1
fYear
1990
fDate
19-21 Sept. 1990
Firstpage
193
Lastpage
196
Abstract
A CORDIC processor for vector rotations using a carry-save architecture has been developed and realized. The CORDIC algorithm is based on an iteration, directed by the sign of intermediate results. To achieve a high clock frequency of 60 MHz the CORDIC iteration was built up with pipelined carry-save adder stages. Due to the redundant number representation of the carry-save architecture an exact sign detection is not possible, so that the algorithm had been modified. Due to the high throughput rate and its regularity this architecture is well suited for real-time applications.
Keywords
CMOS logic circuits; adders; digital arithmetic; iterative methods; CMOS technology; CORDIC iteration; CORDIC processor; carry-save architecture; frequency 60 MHz; pipelined carry-save adder; sign detection; size 1.5 mum; vector rotations; Adders; CMOS technology; Circuit synthesis; Clocks; Equations; Frequency; Research and development; Signal processing algorithms; Throughput; Zinc;
fLanguage
English
Publisher
ieee
Conference_Titel
Solid-State Circuits Conference, 1990. ESSCIRC '90. Sixteenth European
Conference_Location
Grenoble
Print_ISBN
2-86332-087-4
Type
conf
Filename
5467738
Link To Document