DocumentCode :
5162
Title :
Efficient testing of multi-output combinational cells in nano-complementary metal oxide semiconductor integrated circuits
Author :
Valenti, Lorenzo ; Dalpasso, Marcello ; Favalli, Michele
Author_Institution :
ENDIF, Univ. of Ferrara, Ferrara, Italy
Volume :
8
Issue :
2
fYear :
2014
fDate :
Mar-14
Firstpage :
83
Lastpage :
89
Abstract :
This study addresses the problem of efficient fault simulation and test generation in circuits using multi-output combinational logic cells. A symbolic fault simulation algorithm is proposed to exploit bit-level parallelism in order to represent the propagation of the output value of faulty cells throughout the circuit, thus accounting for different faulty behaviours in a single simulation step. A satisfiability (SAT)-based test generation procedure is also provided and it early discovers sets of undetectable behaviours. Results for a set of combinational benchmarks show the feasibility of the proposed approach.
Keywords :
CMOS logic circuits; automatic test pattern generation; combinational circuits; computability; fault simulation; integrated circuit testing; logic testing; SAT-based test generation procedure; bit-level parallelism; combinational benchmarks; faulty behaviours; faulty cell throughout; multioutput combinational logic cells; nanocomplementary metal oxide semiconductor integrated circuits; single simulation step; symbolic fault simulation algorithm;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt.2013.0077
Filename :
6748349
Link To Document :
بازگشت