Title : 
Bit-Serial Correlator with Novel Clocking Scheme
         
        
        
            Author_Institution : 
Department of Electrical Engineering, University of Edinburgh, The King´´s Buildings, Edinburgh, EH9 3JL, Scotland, UK
         
        
        
        
        
        
        
            Abstract : 
This paper describes a single-chip, bit-serial correlator design for Spread-Spectrum applications. The device has an input data word of 4-bits which is correlated with 512 binary taps and operates at a sample rate of 2.4MHz (typical) producing a full-precision 13-bit sum. The internal architecture is bit-serial, and is driven by a clock (30MHz) derived from the external sample clock using the internal clock distribution network as a ring oscillator. The techniques are described which overcome the problems of clock-skew in this design.
         
        
            Keywords : 
Architecture; Buildings; Clocks; Communication channels; Communication system control; Correlators; Digital arithmetic; Drives; Ring oscillators; Spread spectrum communication;
         
        
        
        
            Conference_Titel : 
Solid-State Circuits Conference, 1991. ESSCIRC '91. Proceedings - Seventeenth European
         
        
            Conference_Location : 
Milan, Italy