DocumentCode :
516232
Title :
Optimization of Buffer Stages in Bipolar VLSI Systems
Author :
Konstadinidis, G.K. ; Berger, H.H.
Author_Institution :
Technical University of Berlin, Institute of Microelectronics, Jebensstrasse 1, J13, 1000 Berlin 12
Volume :
1
fYear :
1991
fDate :
11-13 Sept. 1991
Firstpage :
137
Lastpage :
140
Abstract :
This work deals with the optimization of the following buffer stages used in ECL and Cascode ECL VLSI systems: a) the level shifters (including the pure emitter follower) and b) the Darlington configuration. Analytical delay expressions for all these buffer stages have been extracted considering high speed operation. In addition, the optimum bias current(s) achieving the minimum power-delay product have been determined. The same delay expressions apply also to BiCMOS buffers. The expressions extracted combine simplicity and accuracy leading to a fast optimization procedure.
Keywords :
Architecture; Buildings; Clocks; Communication channels; Communication system control; Correlators; Digital arithmetic; Ring oscillators; Spread spectrum communication; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1991. ESSCIRC '91. Proceedings - Seventeenth European
Conference_Location :
Milan, Italy
Type :
conf
Filename :
5467824
Link To Document :
بازگشت