DocumentCode :
516250
Title :
Semi-systolic architecture with carry-save arithmetic for binary correlators in spread-spectrum-systems
Author :
Heer, C. ; Schöbingcr, M. ; Pfleiderer
Author_Institution :
Abteilung fÿr Allgemeine Elektrotechnik und Mikroelektronik, Universitÿt Ulm, Oberer Eselsberg, 7900 Ulm
Volume :
1
fYear :
1991
fDate :
11-13 Sept. 1991
Firstpage :
89
Lastpage :
92
Abstract :
An architecture of a binary correlator is described. Efficient hardware realization is achieved through carry-save arithmetic in a semi-systolic array. Flexibility of floor-planning and parametrizable modules on word level allow the implementation of arbitrary correlation length and input word length. The response time of the correlator with contradata-flow-structure is independent of the realized correlation length. The testcircuit reaches clock frequencies of typically 75 MHz. Therefore this circuit is a feasible substitution for analog components in this frequency range.
Keywords :
Arithmetic; Clocks; Correlators; Delay; Frequency synchronization; Hardware; Pipeline processing; Systolic arrays; Testing; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1991. ESSCIRC '91. Proceedings - Seventeenth European
Conference_Location :
Milan, Italy
Type :
conf
Filename :
5467843
Link To Document :
بازگشت