DocumentCode :
516255
Title :
A Configurable Convolution Chip with Programmable Coefficients
Author :
Reuver, Dirk ; Klar, Heinrich
Author_Institution :
Institut fÿr Mikroelektronik, Technische Universitÿt Berlin, 1000 Berlin 12, Germany
Volume :
1
fYear :
1991
fDate :
11-13 Sept. 1991
Firstpage :
85
Lastpage :
88
Abstract :
This paper describes the architecture and implementation of a bit-level configurable convolver array. The systolic field supports configuration during operation in number of taps and coefficient word length. A chip has been designed in 1.5 ¿m CMOS using full custom design style which contains 112000 transistors on an active area of 45 mm2. The configurability consumes only 9% of that area. 50 MHz operating speed is expected from simulation. First test results have been obtained. An extension of the architecture for optimised calculation of transformations is also presented.
Keywords :
Array signal processing; Broadcasting; CMOS technology; Convolution; Image processing; Pipeline processing; Signal processing algorithms; Systolic arrays; Testing; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1991. ESSCIRC '91. Proceedings - Seventeenth European
Conference_Location :
Milan, Italy
Type :
conf
Filename :
5467848
Link To Document :
بازگشت