Title :
Timing Verification in a Hierarchical Design Environment
Author_Institution :
Design Centre for Integrated Circuits, AEG-TELEFUNKEN, Ulm, FR Germany
Abstract :
This paper presents an approach to accurate timing modeling of digital systems during logic simulation. The approach performs a complete analysis featuring a delay calculation algorithm that takes into consideration all factors affecting the signal delays and supports a hierarchical, cell based system description. An example in CMOS technology is presented and the results of the timing analysis proposed are verified using circuit level simulation.
Keywords :
Algorithm design and analysis; CMOS logic circuits; CMOS technology; Circuit simulation; Delay; Digital systems; Performance analysis; Semiconductor device modeling; Signal analysis; Timing;
Conference_Titel :
Solid-State Circuits Conference, 1984. ESSCIRC '84. Tenth European
Conference_Location :
Edinburgh, UK