DocumentCode :
516298
Title :
A Novel JCMOS Dynamic RAM Cell for VLSI Memories
Author :
Eldin, A.G. ; Elmasry, M.
Author_Institution :
Department Of Electrical Engineering, University of Waterloo, Waterloo, Ontario, Canada.
fYear :
1984
fDate :
0-0 Sept. 1984
Firstpage :
144
Lastpage :
148
Abstract :
A high density dynamic memory cell using the CMOS technology (JCMOS cell) is described. The cell is based on merging three different devices and occupies an area of a single MOS transistor The cell consists of an enhancement surface MOSFET, a JFET and a bipolar transistor The data is stored on the MOS capacitor, sensed by the JFET and written into the cell using the bipolar transistor. The cell simple processing, small size, high writing and reading speeds, very small leakage current, large readout signal (almost invariant to scaling), non-destructive reading and suitability for scaling down to very small dimensions, make the JCMOS cell a very attractive candidate for future VLSI dRAM chips. The cell structure and lumped component equivalent circuit are presented The cell principle of operation and its selective reading and writing are explained. The operation of the memory read/write circuitry is described and simulation results are presented. The cell performance and design considerations are discussed A test cell was successfully fabricated to verify the cell operation and performance Experimental results are presented.
Keywords :
Bipolar transistors; CMOS technology; DRAM chips; Leakage current; MOS capacitors; MOSFET circuits; Merging; Random access memory; Very large scale integration; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1984. ESSCIRC '84. Tenth European
Conference_Location :
Edinburgh, UK
Type :
conf
Filename :
5467902
Link To Document :
بازگشت