Title :
Design and Comparison of Gaas and CMOS Redundant Divider
Author :
Moussa, L. ; Guyot, A. ; Rost, P.
Author_Institution :
Integrated System Design -TIMA - INPG, 46, Av. Félix Viallet F38031 Grenoble Cedex- France. Phone +(33) 76 57 46 16 Fax +(33) 76 47 38 14, e-mail moussa@verdon.imag.fr
Abstract :
This paper presents a combinatorial circuit for fast division Q := A+D. High speed is achieved thanks first to an improved algorithm and second to its realization in Gallium Arsenide. An n bit divider produces an n bit quotient Q in 9*n NOR-gate-delays with n2 add/subtract cells (called tail) controlled by n controllers (called head). The implementation of the divider circuit has been achieved by using buffering technique and full custom layout methodology that are well suited for high performance designs in GaAs direct-coupled FET Logic (DCFL). Comparison of GaAs and CMOS implementation are given.
Keywords :
CMOS logic circuits; Digital signal processing; FETs; Gallium arsenide; Head; Logic circuits; Logic design; Signal processing algorithms; Tail; Testing; digital GaAs; division; redundant number system;
Conference_Titel :
Solid-State Circuits Conference, 1993. ESSCIRC '93. Nineteenth European
Conference_Location :
Sevilla, Spain
Print_ISBN :
2-86335-134-X