Title :
New LSI Architecture for Ultra-High-Speed Error Correction and its Application to the Majority Decoding LSI for (1057,813) Code
Author :
Kobayashi, Kazumasa ; Kokubun, Hideki ; Kobayashi, Kiichi
Author_Institution :
Science and Technical Research Laboratories of NHK, (Japan Broadcasting Corporation), 1-10-11 Kinuta, Setagaya-ku, Tokyo, 157 Japan
Abstract :
An ultra-high-speed error correction method for difference-set cyclic codes of longer code length has been developed that introduces pipeline architecture into the inner feedback loop of the decoding circuit and avoids the propagation of erroneous data during latency. The new architecure can in principle raise the operation speed of the error correction chip to the toggle frequency of the syndrome register. Based on this architecture, a majority decoding chip for (1057,813) difference-set cyclic code has been fabricated using our experimental 2 ¿m CMOS technology. It contains about 12k gates and operates at 30 MHz clock-rate.
Keywords :
CMOS technology; Decoding; Delay; Error correction; Error correction codes; Feedback circuits; Feedback loop; Frequency; Large scale integration; Pipelines;
Conference_Titel :
Solid-State Circuits Conference, 1993. ESSCIRC '93. Nineteenth European
Conference_Location :
Sevilla, Spain
Print_ISBN :
2-86335-134-X