Title :
A Top-Down VHDL Interface to the Genesil Silicon Compilation System
Author :
Jennings, Glenn ; Philipson, Lars
Author_Institution :
Dept. of Comput. Eng., Lund Univ., Lund, Sweden
Abstract :
Genesil was embedded into a VHDL environment in order to support early tradeoffs between ASICs, standard parts and software. A common front end is used to create RTL chip models in VHDL and to drive Genesil. The VHDL-Genesil interface supports use of multiple models with increasing detail and timing back-annotation. Examples are reported of automatically generated VHDL models.
Keywords :
application specific integrated circuits; computer interfaces; embedded systems; hardware description languages; silicon; ASIC; RTL chip model; genesil silicon compilation system; timing backannotation; top-down VHDL interface; Application software; Application specific integrated circuits; Computer interfaces; Electronic mail; Embedded software; Information technology; Silicon; Space technology; Timing; Writing;
Conference_Titel :
Solid-State Circuits Conference, 1990. ESSCIRC '90. Sixteenth European
Conference_Location :
Grenoble
Print_ISBN :
2-86332-087-4