DocumentCode :
516613
Title :
A Novel RISC Architecture for High-Speed Floating-Point Signal Processing
Author :
Yernaux, B. ; Jespers, P.G.A.
Author_Institution :
Laboratoire de Microélectronique, Université Catholique de Louvain 3, place du Levant, 1348, Louvain-La Neuve.
fYear :
1988
fDate :
21-23 Sept. 1988
Firstpage :
94
Lastpage :
97
Abstract :
This paper describes the Floating-point digital Signal Processor of UCL, the FSPU, which is a single chip 22-bit signal and speech processor. The FSPU has been conceived according to a RISC philosophy and is based on a novel Processing Unit that achieves very high computation throughputs, while taking the greatest advantage of the wide dynamic range and precision features of the floating-point arithmetic. The developed architecture is intended to go beyond the limits of the standard general-purpose DSP implementations and to make the floating-point arithmetic more attractive on speed level. A 3 ¿m CMOS prototype has been realized.
Keywords :
Computer architecture; Digital signal processing; Digital signal processors; Dynamic range; Floating-point arithmetic; Reduced instruction set computing; Signal processing; Speech processing; Standards development; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1988. ESSCIRC '88. Fourteenth European
Conference_Location :
Manchester, UK
Type :
conf
Filename :
5468418
Link To Document :
بازگشت