DocumentCode :
516697
Title :
A Compiled 100 MHz Programmable FIR Filter Chip for Data Acquisition
Author :
Aqachmar, Mustapha ; Joanblanq, Christophe ; Thénard, Jean-michel ; Senn, Patrice
Author_Institution :
Laboratoire d´´Annecy de Physique des Particules, (LAPP), BP 110 -74941 - Annecy le Vieux, FRANCE
fYear :
1994
fDate :
20-22 Sept. 1994
Firstpage :
120
Lastpage :
123
Abstract :
This paper presents a very high speed 8 tap FIR filter chip for data acquisition in particle detection experiments at CERN. A 17-bit input accuracy and an 80 MHz sample rate were both stringent requirements, which led to the adoption of a fast and regular modified bit-plane architecture. The chip has been implemented by a silicon compiler written for this application. The resulting area is a 110K transistors, 10 mm2 active area chip (in 0.7¿m CMOS technology) working at more than 100 MHz.
Keywords :
Arithmetic; Bandwidth; CMOS technology; Data acquisition; Detectors; Dynamic range; Filtering; Finite impulse response filter; Large Hadron Collider; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1994. ESSCIRC '94. Twentieth European
Conference_Location :
Ulm, Germany
Print_ISBN :
2-86332-160-9
Type :
conf
Filename :
5468535
Link To Document :
بازگشت