DocumentCode :
516753
Title :
Thermally Constrained Placement of Analog and Smart Power Integrated Circuits
Author :
Lampaert, K. ; Gielen, G. ; Sansen, W.
Author_Institution :
Katholieke Universiteit Leuven, Dep. Elektrotechniek, ESAT-MICAS, Kardinaal Mercierlaan 94, B-3001 Heverlee, Belgium
fYear :
1996
fDate :
17-19 Sept. 1996
Firstpage :
160
Lastpage :
163
Abstract :
This paper presents an algorithm for the performance driven placement of temperature sensitive analog integrated circuits. A simulated annealing algorithm is used to optimize ah initialy random placement. During each iteration of the optimization algorithm, the temperature distribution caused by power dissipating devices is calculated using an analytical multi-layer thermal model. The influence of local temperature differences on the performance of the circuit is then computed using sensitivity information and specification violations are penalized in the placer´s cost function. In this way, it is guaranteed that the thermally-induced performance degradation, such as offset, stays within the specifications of the designer. An industrial circuit is used to verify the algorithm.
Keywords :
Algorithm design and analysis; Analog integrated circuits; Analytical models; Circuit simulation; Computational modeling; Cost function; Power integrated circuits; Simulated annealing; Temperature distribution; Temperature sensors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1996. ESSCIRC '96. Proceedings of the 22nd European
Conference_Location :
Neuchatel, Switzerland
Print_ISBN :
2-86332-197-8
Type :
conf
Filename :
5468616
Link To Document :
بازگشت