Title :
VHDL timing model for CMOS semicustom branch-based logic cells
Author :
Dumitru, N. ; Nouta, R.
Author_Institution :
Delft University of Technology Faculty of Electrical Engineering, P.O. Box 5031, 2600 GA Delft, The Netherlands
Abstract :
This paper presents a model for characterizing delay in semicustom CMOS logic cells that accounts for input slew rate and output capacitance loading. The logic cells are decomposed into branches of series connected transistors. A method for deriving the model parameters and VHDL modeling of the branches is presented. This method drastically reduces the number of model parameters required for delay characterization.
Keywords :
CMOS logic circuits; Capacitance; Circuit simulation; Circuit testing; Delay effects; Logic gates; Piecewise linear techniques; Semiconductor device modeling; Switching circuits; Timing;
Conference_Titel :
Solid-State Circuits Conference, 1996. ESSCIRC '96. Proceedings of the 22nd European
Conference_Location :
Neuchatel, Switzerland
Print_ISBN :
2-86332-197-8