DocumentCode :
516776
Title :
A Monolithic 19-Bit 800 Hz Low Power Multi-Bit Sigma Delta CMOS ADC using Data Weighted Averaging
Author :
Nys, Olivier ; Henderson, Robert
Author_Institution :
Centre Suisse d´´Electronique et de Microtechnique S.A., Jaquet-Droz 1, CH-2007 Neuchâtel
fYear :
1996
fDate :
17-19 Sept. 1996
Firstpage :
252
Lastpage :
255
Abstract :
This paper describes a sigma delta switched capacitor CMOS ADC using multi-bit quantization and feedback path for minimum power consumption. Multi-bit quantization has up to now been avoided because the linearity of the DAC in the feedback path directly limits the linearity of the whole converter. By using data weighted averaging, the non-linearity error related to the mismatch of the DAC components is decorrelated from the signal and transformed into high frequency noise. Hence most of this error is further eliminated together with the quantization noise by the digital lowpass filter.
Keywords :
Capacitors; Decorrelation; Delta-sigma modulation; Energy consumption; Feedback; Frequency; Linearity; Noise shaping; Quantization; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1996. ESSCIRC '96. Proceedings of the 22nd European
Conference_Location :
Neuchatel, Switzerland
Print_ISBN :
2-86332-197-8
Type :
conf
Filename :
5468639
Link To Document :
بازگشت