Title :
A Punctured Viterbi Decoder Compatible with DVB Standards
Author :
Deltoso, C. ; Cand, M. ; Sponga, L.
Author_Institution :
France Telecom - CNET - 28, Chemin du Vieux Chêne, 38243 MEYLAN Cédex - FRANCE. e-mail: deltoso@cns.cnet.fr
Abstract :
This paper presents an example of a Viterbi decoder compatible with DVB standards. The chosen architecture implements the Register Exchange Algorithm (REA). The REA has often been considered to be a more complex architectural solution than its competitor the Trace Back Algorithm (TBA). This paper aims at demonstrating that VLSI implementations of the Viterbi Algorithm are feasible using REA without great an increase in complexity compared to TBA. The chip designed in a 0.5 ¿m CMOS technology from SGS-Thomson, has been entirely synthesized from generic VHDL models. The area is almost 10 mm2 for the core and 20 mm2 for the chip with pads. The maximum throughput is about 70 Mbits/s.
Keywords :
Additive white noise; CMOS technology; Clocks; Convolutional codes; Digital video broadcasting; Forward error correction; Gaussian noise; Maximum likelihood decoding; Telecommunication standards; Viterbi algorithm;
Conference_Titel :
Solid-State Circuits Conference, 1996. ESSCIRC '96. Proceedings of the 22nd European
Conference_Location :
Neuchatel, Switzerland
Print_ISBN :
2-86332-197-8