Title :
Dual Clock Scheme for over 200MHz Synchronous DRAM System
Author :
Konishi, Yasuhiro ; Iwamoto, Hisashi ; Sawada, Seiji ; Murai, Yasumistu ; Araki, Takashi ; Kumanoya, Masaki
Author_Institution :
ULSI Lab. Mitsubishi Electric Corp., 4-1, Mizuhara, Itami, 664 Japan
Abstract :
Dual clock scheme, where master clock (CLKM) and output clock (CLKO) are applied to a SDRAM with different phase, is proposed to achieve very fast access time without area / power penalty. A circuit technique to adjust the different phase between dual clocks is described. This scheme in conjunction with 2-bit prefetch architecture enhances operating clock frequency over 200MHz without PLL/DLL on chip. An experimental dual clock 16Mbit SDRAM demonstrates the clock access time of 2.5ns.
Keywords :
Circuit synthesis; Clocks; Counting circuits; Delay; Frequency; Latches; Phase locked loops; Prefetching; SDRAM; Timing;
Conference_Titel :
Solid-State Circuits Conference, 1996. ESSCIRC '96. Proceedings of the 22nd European
Conference_Location :
Neuchatel, Switzerland
Print_ISBN :
2-86332-197-8