Title :
A Pipelined Array Product Accumulator in Dynamic NMOS for Efficient Signal Processing
Author :
Benschop, N.F. ; Pfennings, L.C.M.
Author_Institution :
Philips Res. Labs., Eindhoven, Netherlands
Abstract :
The inner product of two vectors, often in the form of a weighed sum of variables, is an essential operation in signal processing (convolution, correlation, DFT) and matrix computations [1,2] . In the required sum of productsΣEAiBi (i=1,..,N) the individual products AiBi and the subtotals during accumulation are of no interest. Hence it is wasteful to ripple out carries at each product and accumulation. A considerable gain in efficiency can be obtained by this choice of the sum of products (instead of a single multiplication) as basic operation. By a combination of parallel and pipeline processing it is possible to make a high throughput LSI vector multiplier in a medium speed technology with low power dissipation such as dynamic NMOS.
Keywords :
MOS integrated circuits; large scale integration; signal processing; LSI vector multiplier; dynamic NMOS; efficient signal processing; low-power dissipation; matrix computations; parallel processing; pipeline processing; pipelined array product accumulator; Array signal processing; Clocks; Convolution; Ducts; Large scale integration; Logic arrays; MOS devices; Phased arrays; Pipeline processing; Tiles;
Conference_Titel :
Solid State Circuits Conference - Digest of Technical Papers, 1978. ESSCIRC 78. 4th European
Conference_Location :
Amsterdam