DocumentCode :
517108
Title :
Calculation of the Soft Error Rate of Submicron CMOS Logic Circuits
Author :
Juhnke, T. ; Kiar, H.
Author_Institution :
Technische Universitÿt Berlin, Institut fÿr Mikroelektronik, JebensstraÃ\x9fe 1, 10623 Berlin
fYear :
1994
fDate :
20-22 Sept. 1994
Firstpage :
276
Lastpage :
279
Abstract :
A new method to calculate the soft error rate (SER) of CMOS logic circuits with dynamic pipeline registers is described and verified through soft error rate measurements of dynamic shift registers. This method also takes low power circuits into consideration. Based on this method the SER of a pipelined multiplier is calculated for a 0.6 ¿m, 0.3 ¿m and 0.12 ¿m technology. It has been found, that the SER of pipelined sub-¿m CMOS logic circuits may become too high for many applications, so that countermeasures have to be taken.
Keywords :
CMOS logic circuits; CMOS technology; Charge measurement; Current measurement; Error analysis; Impurities; Packaging; Pipelines; Semiconductor device modeling; Shift registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1994. ESSCIRC '94. Twentieth European
Conference_Location :
Ulm, Germany
Print_ISBN :
2-86332-160-9
Type :
conf
Filename :
5469230
Link To Document :
بازگشت