DocumentCode :
517152
Title :
New self-timed Rings and their Application to Division and Square Root Extraction
Author :
Hassan, B. El ; Guyot, A. ; Renaudin, M. ; Levering, V.
Author_Institution :
CNET-CNS, Telecom Bretagne, BP 98, Chemin du Vieux Chêne, F38243 Meylan Cedex, France. E-Mail: elhassan@cns.cnet.fr
fYear :
1995
fDate :
19-21 Sept. 1995
Firstpage :
226
Lastpage :
229
Abstract :
This paper compares two realisations of a self-timed ring arithmetic operator for division and square-root extraction. The operator receives its inputs and delivers its outputs in conventional binary notations. The first circuit design uses Differential Cascode Voltage Switch Logic. The second adds True Single Phase Clock latches in the ring. It is shown that this addition both reduces the minimum number of stages demanded by self-timed rings and decreases the "cycle time", which has an influence on the optimal number of stages and on the speed of the ring. The two chips have been generated at the CNET-CNS using a proprietary self-timed standard cell library in three-metal 0.5¿m CMOS technology.
Keywords :
Arithmetic; CMOS technology; Circuit synthesis; Clocks; Latches; Logic circuits; Logic design; Switches; Switching circuits; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1995. ESSCIRC '95. Twenty-first European
Conference_Location :
Lille, France
Print_ISBN :
2-86332-180-3
Type :
conf
Filename :
5469287
Link To Document :
بازگشت