DocumentCode :
517154
Title :
Offset-Trimming Bit-Line Sensing Scheme for Gigabit-Scale DRAM´s
Author :
Suh, Jungwon ; Rho, Kwangmyoung ; Park, Chankwang ; Koh, Yohwan
Author_Institution :
Semiconductor R&D Labs 1, Hyundai Electronics, San 136-1, Ami-ri, Bubal-eub, Ichon-kun, Kyoungki-do, 467-860 Korea
fYear :
1995
fDate :
19-21 Sept. 1995
Firstpage :
218
Lastpage :
221
Abstract :
A new offset-trimming bit-line sensing scheme is described which is suitable for Gigabit-scale DRAM´s. This sensing scheme can suppress the sensitivity degradation caused by the large electrical parameter variation of deep submicron transistors. The effective offset voltage dependence on trimming time is analyzed and verified with simulation results. As compared with a conventional direct sensing scheme, the proposed scheme shows remarkable improvement on the sensitivity. A test device was fabricated with a 0.25 ¿m CMOS technology and its measurement results indicate the successful operation of offset-trimming.
Keywords :
Analytical models; CMOS technology; Circuits; Degradation; Feedback; Inverters; MOSFETs; Research and development; Threshold voltage; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1995. ESSCIRC '95. Twenty-first European
Conference_Location :
Lille, France
Print_ISBN :
2-86332-180-3
Type :
conf
Filename :
5469289
Link To Document :
بازگشت