DocumentCode :
517159
Title :
Pseudo-Complementary FET Logic : a Low-Power logic family in GaAs
Author :
Kanan, R. ; Hochet, B. ; Declercq, M.
Author_Institution :
Electronics Lab., Swiss Federal Institute of Technology, EL-Ecublens, CH-1015 Lausanne, SWITZERLAND
fYear :
1995
fDate :
19-21 Sept. 1995
Firstpage :
190
Lastpage :
193
Abstract :
This paper describes an efficient low-power static logic family in GaAs. Its behaviour mimics the one of CMOS, by compensating the lack of complementary transistors by the use of complementary logic signals. This Pseudo-Complementary FET Logic (PCFL) is fully compatible with Direct Coupled FET Logic. An original bootstrapping technique compensates the level degradation due to the use of enhancement-mode MESFETs only. The power consumption of an inverter is of the order of 10¿W at 100MHz. Preliminary measurement results on an inverter chain are reported.
Keywords :
CMOS logic circuits; Clocks; Degradation; Energy consumption; FETs; Gallium arsenide; Inverters; Logic gates; MOS devices; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1995. ESSCIRC '95. Twenty-first European
Conference_Location :
Lille, France
Print_ISBN :
2-86332-180-3
Type :
conf
Filename :
5469294
Link To Document :
بازگشت