DocumentCode :
517161
Title :
Differential Current Switch Logic: A Low Power DCVS Logic Family
Author :
Somasekhar, Dinesh ; Roy, Kaushik
Author_Institution :
Electrical Engineering, Purdue University, West Lafayette, IN 47907-1285, USA
fYear :
1995
fDate :
19-21 Sept. 1995
Firstpage :
182
Lastpage :
185
Abstract :
We present a new logic family, Differential Current Switch Logic (DCSL) for implementing clocked CMOS circuits. The circuit is in principle a differential cascode voltage switch logic circuit (DCVS). In comparison to other forms of clocked DCVS, DCSL achieves better performance both in terms of power and speed by restricting internal voltage swings in the N tree. Automatic lock-out of inputs on completion of evaluation is a novel feature of the circuit and allows new implementation of logic functions and the possibility of operating with reduced voltage swings. SPICE simulations carried out with the MOSIS 1.2¿ process indicate that DCSL is better than similar clocked DCVS circuits by a factor of two both in terms of power and speed, for moderate tree heights.
Keywords :
CMOS logic circuits; Clocks; Energy consumption; Inverters; Logic circuits; MOS devices; MOSFETs; Switches; Switching circuits; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1995. ESSCIRC '95. Twenty-first European
Conference_Location :
Lille, France
Print_ISBN :
2-86332-180-3
Type :
conf
Filename :
5469296
Link To Document :
بازگشت