DocumentCode :
517162
Title :
DCFL- and DPTL-Based Approaches to Self-Timed GaAs Circuits
Author :
Ribas, Renato P. ; Guyot, Alain
Author_Institution :
Integrated Systems Design Group, TIMA/INPG Laboratory, 46, Av. Felix Viallet - F38031 Grnoble Cedex, France. Phone: (+33) 76574836 / Fax: (+33) 76473814, E-mail: ribas@verdon.imag.fr
fYear :
1995
fDate :
19-21 Sept. 1995
Firstpage :
186
Lastpage :
189
Abstract :
This paper presents two GaAs MESFET-based methodologies to design self-timed circuits. The first approach uses direct-coupled FET logic (DCFL) to implement Boolean equations in sum-of-sums form, resulting in a simple and fast way to design hazard-free functional blocks in asynchronous systems. The second approach deals with an adaptation of the ratioless differential passtransistor logic (DPTL) technique to construct such functional blocks. This approach has demonstrated to be very effective in minimizing area overhead and power consumption. The methodologies are described and validated through a radix-2 redundant divider implementation.
Keywords :
Clocks; Electronic mail; Gallium arsenide; Laboratories; Logic circuits; MESFETs; MOS devices; Power dissipation; Signal design; Signal generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1995. ESSCIRC '95. Twenty-first European
Conference_Location :
Lille, France
Print_ISBN :
2-86332-180-3
Type :
conf
Filename :
5469297
Link To Document :
بازگشت