DocumentCode :
517193
Title :
A 10 ps Resolution 1.6 ns Tuning Range CMOS Delay Line for Clock Deskewing in Data Recovery Systems
Author :
Gogaert, S. ; Steyaert, M.
Author_Institution :
Katholieke Universiteit Leuven, ESAT-MICAS, Kard. Mercierlaan 94, B-3001 Heverlee, Belgium
fYear :
1995
fDate :
19-21 Sept. 1995
Firstpage :
54
Lastpage :
57
Abstract :
This paper describes the realization of a high resolution CMOS delay line topology. Using on-chip microstrip lines, it is possible to realize a resolution of 10 ps. Cascading 3 different delay lines gives a tuning range of more than 1.6 ns. The delay elements are digital code controlled which makes integration with the DSP in a CMOS process possible. The realized IC is designed for use in the deskewing management for a 622 Mb/s communication protocol (B-ISDN).
Keywords :
B-ISDN; CMOS process; Clocks; Communication system control; Delay lines; Digital control; Digital signal processing; Microstrip; Protocols; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1995. ESSCIRC '95. Twenty-first European
Conference_Location :
Lille, France
Print_ISBN :
2-86332-180-3
Type :
conf
Filename :
5469328
Link To Document :
بازگشت