DocumentCode :
518417
Title :
Implementation of a high performance subword parallelism 64-Bit IMAC for multimedia service
Author :
Guo Yuan ; Li Shaokang ; Wang Yiyu ; Zou Lianying
Author_Institution :
Dept. of Electron. Sci. & Technol., Huazhong Univ. of Sci. & Technol., Wuhan, China
Volume :
1
fYear :
2010
fDate :
16-18 April 2010
Abstract :
Multimedia applications inherently involve large amounts of data-level parallelism. This paper proposes the architecture of a 64-bit integer multiply accumulator (IMAC), which supports subword parallelism and extends signed and unsigned integer operations. With pipeline technology, its VLSI design and implementation has been completed by using UMC 0.18μm standard CMOS process. Compared with conventional IMAC for general purpose computation, it can perform one 64×64+64, two 32×32+32, four 16×16+16 bit, or eight 8×8+8 bit multiply accumulation operation in one single cycle respectively, while requiring only a little more area and delay. The proposed architecture enhances the performance of IMAC for multimedia applications.
Keywords :
CMOS integrated circuits; VLSI; microprocessor chips; multimedia computing; parallel architectures; pipeline processing; 64-bit integer multiply accumulator; UMC 0.18μm standard CMOS process; VLSI design; data-level parallelism; integer operation; multimedia service; pipeline technology; subword parallelism 64-bit IMAC; CMOS process; CMOS technology; Computer architecture; Delay; Electronic mail; Hardware; Microprocessors; Parallel processing; Pipelines; Very large scale integration; 64-bit; IMAC; Multimedia Applications; Subword Parallelism; Wallace Tree;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Engineering and Technology (ICCET), 2010 2nd International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-6347-3
Type :
conf
DOI :
10.1109/ICCET.2010.5486164
Filename :
5486164
Link To Document :
بازگشت