Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
This paper presents an efficient multi-standard low-density parity-check (LDPC) decoder architecture using a shuffled decoding algorithm, where variable nodes are divided into several groups. In order to provide sufficient memory bandwidth without the need for using registers, a FIFO-based check-mode memory, which dominates the decoder area, is used. Since two compensation factors, rather than a single factor, are dynamically used in the offset Min-Sum algorithm, the number of quantization bits, and, hence, the memory size, can be reduced without degradation in error performance. In order to further reduce the memory size, artificial minimum values, which do not need to be stored in memory, are used. We also propose an algorithm that can be used to partition variable nodes such that the hardware cost can be minimized. Using the proposed techniques, a multi-standard decoder that supports the LDPC codes specified in the ITU G.hn, IEEE 802.11n, and IEEE 802.16e standards was designed and implemented using a 90-nm CMOS process. This decoder supports 133 codes, occupies an area of 5.529 mm2 , and achieves an information throughput of 1.956 Gbps.
Keywords :
CMOS integrated circuits; IEEE standards; WiMax; channel coding; compensation; memory architecture; parity check codes; quantisation (signal); wireless LAN; CMOS process; FIFO-based check mode memory; IEEE 802.11n standard; IEEE 802.16e standard; ITU G.hn standard; bit rate 1.956 Gbit/s; compensation factor; hardware friendly shuffled decoding; information throughput; low density parity check; memory architecture; multistandard LDPC decoder design; offset Min-Sum algorithm; quantization bits; size 90 nm; variable node partition; Bit error rate; Decoding; Hardware; Parity check codes; Phase change materials; Quantization; Standards; Channel coding; G.hn; LDPC codes; WiFi; WiMAX; decoder; low-density parity-check codes;