Title :
Voltage- and ABB-island optimization in high level synthesis
Author :
Helms, Domenik ; Meyer, O. ; Hoyer, M. ; Nebel, Wolfgang
Author_Institution :
OFFIS Res. Inst., Oldenburg, Germany
Abstract :
Using our framework supporting simultaneous behavioral to RTL synthesis, component-wise floorplanning, as well as ABB (adaptive body biasing) and VDD aware power and delay prediction, we present a performance neutral methodology for optimal VDD-island generation and multiple ABB application. We show that tuning supply and body voltage for the entire design reduces the total energy dissipation by 4.6-38.1% without any performance loss. By allowing more than one body voltage and without optimizing the floorplan, the savings do not rise any further. Carefully floorplanning the design, we can additionally use VDD-islands reducing the power by 8.7-49.2%. In addition to the power savings, the power and delay variability due to PTV (process, temperature, voltage) variation can be reduced with all proposed ABB approaches, assuming that only the chip structure has to be fixed at design time, but the voltage levels can be adapted after the system manufacturing.
Keywords :
circuit optimisation; delays; electronic engineering computing; integrated circuit layout; ABB island optimization; RTL synthesis; adaptive body biasing; component wise floorplanning; delay prediction; high level synthesis; performance neutral methodology; process variation; temperature variation; voltage optimization; voltage variation; Delay effects; Energy dissipation; High level synthesis; Manufacturing processes; Optimization methods; Performance loss; Permission; Power generation; Temperature; Voltage; adaptive body biasing; leakage; process variation; voltage islands;
Conference_Titel :
Low Power Electronics and Design (ISLPED), 2007 ACM/IEEE International Symposium on
Conference_Location :
Portland, OR
Electronic_ISBN :
978-1-59593-709-4
DOI :
10.1145/1283780.1283814