DocumentCode :
523067
Title :
Power-efficient LDPC code decoder architecture
Author :
Shimizu, Kazuo ; Togawa, N. ; Ikenaga, Takeshi ; Goto, Satoshi
Author_Institution :
Dept. of Comput. Sci., Waseda Univ., Tokyo, Japan
fYear :
2007
fDate :
27-29 Aug. 2007
Firstpage :
359
Lastpage :
362
Abstract :
This paper proposes the power-efficient LDPC decoder architecture which features (1) a FIFO buffering based rapid convergence schedule which enables the decoder to accelerate the decoding throughput without increasing the required number of memory bits, (2) an intermediate message compression technique based on a clock gated shift register which reduces the read and write power dissipation for the intermediate messages. Simulation results show that the proposed decoder achieves 1.66 times faster decoding throughput, and improves the power efficiency (which is defined by the power dissipation per Mbps) up to 52% compared to the decoder based on the conventional overlapped schedule.
Keywords :
decoding; parity check codes; FIFO buffering; LDPC code decoder; clock gated shift register; intermediate message compression technique; low density parity check code; rapid convergence scheduling; Clocks; Computer architecture; Convergence; Iterative algorithms; Iterative decoding; Parity check codes; Power dissipation; Read-write memory; Shift registers; Throughput; FIFO buffer; LDPC decoder; clock gating; intermediate message compression technique; message-passing schedule;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design (ISLPED), 2007 ACM/IEEE International Symposium on
Conference_Location :
Portland, OR
Electronic_ISBN :
978-1-59593-709-4
Type :
conf
DOI :
10.1145/1283780.1283858
Filename :
5514297
Link To Document :
بازگشت