Title :
Design of an efficient power delivery network in an soc to enable dynamic power management
Author :
Amelifard, B. ; Pedram, Massoud
Author_Institution :
Dept. of EE-Syst., Univ. of Southern California, Los Angeles, CA, USA
Abstract :
Dynamic voltage scaling (DVS) is known to be one of the most efficient techniques for power reduction of integrated circuits. Efficient low voltage DC-DC conversion is a key enabler for the design of any DVS technique. In this paper we show how to design an efficient power delivery network for a complex system-on-a-chip (SoC) so as to enable dynamic power management through assignment of appropriate voltage level (and the corresponding clock frequency) to each function block in the SoC. We show that the proposed technique reduces the power loss of the power delivery network by an average of 34% while reducing its cost by an average of 8%.
Keywords :
DC-DC power convertors; integrated circuit design; low-power electronics; system-on-chip; dynamic power management; dynamic voltage scaling; integrated circuit design; low voltage DC-DC conversion; power delivery network; power reduction; system-on-chip; Clocks; Costs; Dynamic voltage scaling; Energy management; Frequency; Low voltage; Power system dynamics; Power system management; System-on-a-chip; Voltage control; DC-DC converter; low-power design; power delivery network; voltage regulator;
Conference_Titel :
Low Power Electronics and Design (ISLPED), 2007 ACM/IEEE International Symposium on
Conference_Location :
Portland, OR
Electronic_ISBN :
978-1-59593-709-4
DOI :
10.1145/1283780.1283850