DocumentCode :
52315
Title :
Self-Aligned Double Patterning Aware Pin Access and Standard Cell Layout Co-Optimization
Author :
Xiaoqing Xu ; Cline, Brian ; Yeric, Greg ; Bei Yu ; Pan, David Z.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Texas at Austin, Austin, TX, USA
Volume :
34
Issue :
5
fYear :
2015
fDate :
May-15
Firstpage :
699
Lastpage :
712
Abstract :
Self-aligned double patterning (SADP) is being considered for use at the 10-nm technology node and below for routing layers with pitches down to ~50 nm because it has better line edge roughness and overlay control compared to other multiple patterning candidates. To date, most of the SADP-related literature has focused on enabling SADP-legal routing in physical design tools while few attempts have been made to address the impact SADP routing has on local, standard cell (SC) I/O pin access. At the same time, via layers are used to connect the local SADP routing layers to the I/O pins on lower metal layers. Due to the high via density on the Via-1 layer, the litho-etch-litho-etch (LELE)-aware Via-1 design becomes a necessity to achieve legal pin access at the SC level. In this paper, we present the first study on SADP-aware pin access and layout optimization at the SC level. Accounting for SADP-specific and Via-1 design rules, we propose a coherent framework that uses depth first search, mixed integer linear programming, and backtracking method to enable LELE friendly Via-1 design and simultaneously optimize SADP-based local pin access and within-cell connections. Our experimental results show that, compared with the conventional approach, our framework effectively improves pin access of the SCs and maximizes the pin access flexibility for routing.
Keywords :
backtracking; etching; integer programming; linear programming; lithography; network routing; tree searching; vias; I-O pin access; LELE-aware Via-1 design; SADP-aware pin access; SADP-based local pin access; SADP-legal routing; SADP-related literature; SC level; backtracking method; depth first search; impact SADP routing; legal pin access; line edge roughness; litho-etch-litho-etch-aware Via-1 design; local SADP routing layers; metal layers; mixed integer linear programming; multiple-patterning candidates; overlay control; physical design tool; routing layers; self-aligned double patterning aware pin access; size 10 nm; standard cell; standard cell layout co-optimization; via density; within-cell connections; Arrays; Layout; Optimization; Pins; Routing; Standards; Wires; Double Patterning; Double patterning; Pin Access; Self-Aligned Double Patterning (SADP); Standard Cell Layout; Via-1 Assignment; Via-1 assignment; pin access; self-aligned double patterning (SADP); standard cell (SC) layout;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2015.2399439
Filename :
7031419
Link To Document :
بازگشت