DocumentCode :
523211
Title :
Fault injection technique approach for testbench analysis
Author :
Banciu, N.A. ; Toacse, G.
Author_Institution :
Corp. Technol. Central Eastern Eur. Dept., Siemens Program & Syst. Eng. Brasov, Brasov, Oman
Volume :
2
fYear :
2010
fDate :
28-30 May 2010
Firstpage :
1
Lastpage :
6
Abstract :
As the chips complexity continues to grow, the importance of functional verification in the design flow increased, together with the time consumed for developing the verification environment and verifying the design. Creating reliable environments and reduced time for their debug increase the verification productivity. Verification environments have complex testbenches surrounding the digital design but these testbenches often contain undetected errors. This paper describes the usage of fault-injection technique applied to SystemVerilog language constructs used in testbenches, to identify such hidden errors. The testbench implementation can be analyzed using fault-injection techniques, leading to a better overview of its functionality and improving the design verification process. Possible faults to be injected by altering language constructs are presented, highlighting their impact on simulation results an how they can be used to detect potential testbench problems.
Keywords :
Circuit faults; Circuit simulation; Design engineering; Europe; Fault diagnosis; Process design; Productivity; Reliability engineering; System testing; Systems engineering and theory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Automation Quality and Testing Robotics (AQTR), 2010 IEEE International Conference on
Conference_Location :
Cluj-Napoca, Romania
Print_ISBN :
978-1-4244-6724-2
Type :
conf
DOI :
10.1109/AQTR.2010.5520824
Filename :
5520824
Link To Document :
بازگشت