DocumentCode :
523324
Title :
Design of RF digital receiver based on FPGA
Author :
Wenhao, Zhang ; Jun, Wang ; Yuxi, Zhang ; Wei, Li
Author_Institution :
Group 203, Beihang University, Beijing, China, 100191
fYear :
2009
fDate :
7-9 Dec. 2009
Firstpage :
699
Lastpage :
702
Abstract :
According to SDR (software defined radio) theories, digitization of signal processing should approach front-end as much as possible. On the basis of the RF signal features, this paper achieved a digital receiver by RF bandpass sampling directly. A parallel digital down conversion based on polyphase filtering and a multi-channel parallel correlation structure were designed. Digital receiver adopted FIFO as interfaces and DDS mode as analog output. Hardware debugging result showed the feasibility of the digital receiver implementation. Under the situation of hardware structure changelessness, this receiver could be used in other fields by modifying the hardware program with a wide application prospect.
Keywords :
RF receiver; multi-channel parallel correlation; parallel DDC; polyphase filtering; software defined radio;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Wireless Mobile and Computing (CCWMC 2009), IET International Communication Conference on
Conference_Location :
Shanghai, China
Type :
conf
Filename :
5521915
Link To Document :
بازگشت