DocumentCode :
527955
Title :
High-speed comparators for SAR ADCs in 130 nm BiCMOS
Author :
Digel, Johannes ; Grözing, Markus ; Berroth, Manfred ; Gustat, Hans ; Scheytt, Johann-Christoph
Author_Institution :
Inst. of Electr. & Opt. Commun. Eng., Univ. of Stuttgart, Stuttgart, Germany
fYear :
2010
fDate :
18-21 July 2010
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents high-speed low-power differential comparators in 130 nm SiGe BiCMOS technology. The high sensitivity of 1.25 mV at 1 GHz clock frequency is suited for high-speed high-resolution SAR analog-to-digital converters. Power consumption is in the range from 250 μW to 840 μW with a 1.2 V supply voltage. The decision is taken by a regenerative latch with cross coupled transistors. Four versions of the comparator are implemented where different latch types are used: One latch with p-channel MOS transistors, one with n-channel MOS transistors and two ones with npn transistors. Measurements of the bit error rate and the dead time as well as eye diagrams are presented.
Keywords :
BiCMOS integrated circuits; analogue-digital conversion; comparators (circuits); silicon compounds; SAR ADC; SiGe BiCMOS technology; differential comparator; high-speed comparator; high-speed high-resolution SAR analog-to-digital converter; n-channel MOS transistors; npn transistors; p-channel MOS transistors; power consumption; Analog-digital conversion; Bit error rate; Latches; Power demand; Sensitivity; Transistors; Voltage measurement; Analog-Digital Conversion; BiCMOS Integrated Circuits; Comparators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2010 Conference on
Conference_Location :
Berlin
Print_ISBN :
978-1-4244-7905-4
Type :
conf
Filename :
5587159
Link To Document :
بازگشت