Title :
Feasibility study of partial-RESET multilevel programming in Phase Change Memories
Author :
Braga, S. ; Sanasi, A. ; Cabrini, A. ; Torelli, G.
Author_Institution :
Dept. of Electron., Univ. of Pavia, Pavia, Italy
Abstract :
In this work, staircase-up (SCU) partial-RESET programming in Phase Change Memories is experimentally investigated at both the single cell and the array level. The aim of this work is to highlight advantages and drawbacks of partial-RESET programming from the viewpoint of multilevel (ML) storage, where the cell can be programmed to any among n >2 predetermined different states. Although high reproducibility of the SCU partial-RESET programming curve of a single cell has been observed, the spread over the considered array implies the need for a Program-and-Verify (P&V) approach to achieve the necessary accuracy for ML storage. The feasibility of SCU P&V partial-RESET programming is experimentally demonstrated for the case of 4 log-spaced levels within the available resistance window.
Keywords :
phase change memories; program verification; programming; SCU partial-RESET programming; multilevel storage; partial-RESET multilevel programming; phase change memory; program-and-verify approach; staircase-up partial-RESET programming; Accuracy; Arrays; Microprocessors; Phase change memory; Programming; Resistance;
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2010 Conference on
Conference_Location :
Berlin
Print_ISBN :
978-1-4244-7905-4