DocumentCode :
527978
Title :
Quadrature frequency divider with programmable duty cycle
Author :
Werth, Tobias D. ; De Sordi, Florian ; Heinen, Stefan
Author_Institution :
Dept. of Integrated Analog Circuits & RF Syst., RWTH Aachen Univ., Aachen, Germany
fYear :
2010
fDate :
18-21 July 2010
Firstpage :
1
Lastpage :
4
Abstract :
A quadrature frequency divider with programmable duty cycle is presented. The circuit is intended to generate the in-phase and quadrature phase local oscillator signals for a direct conversion receiver, targetting the cellular bands around 2 GHz. The divider output duty cycle can be switched between 25% and 50% to accomodate different types of mixer topologies. Phase noise requirements are discussed to facilitate a trade-off between phase noise performance and power consumption. Simulation results are presented for a design in a 90 nm CMOS 1.3 V low power process. The quadrature divider exhibits a phase noise of -161.1 dBc/Hz in 50% duty cycle mode and -159.4 dBc/Hz in 25% duty cycle mode at 3 MHz offset frequency. It has a power consumption of 23.5 mA and 26.5 mA in 25% and 50% mode, respectively. Statistical simulations reveal an I/Q phase imbalance of less than 1 degree.
Keywords :
CMOS integrated circuits; frequency dividers; oscillators; CMOS low power process; I/Q phase imbalance; direct conversion receiver; phase noise requirements; power consumption; programmable duty cycle; quadrature divider; quadrature frequency divider; quadrature phase local oscillator signals; statistical simulations; CMOS integrated circuits; Clocks; Local oscillators; Mixers; Phase noise; Receivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2010 Conference on
Conference_Location :
Berlin
Print_ISBN :
978-1-4244-7905-4
Type :
conf
Filename :
5587183
Link To Document :
بازگشت