Title :
An analogue electronic circuits diagnosis with the use of evolutionary algorithms
Author :
Jantos, Piotr ; Grzechca, Damian ; Rutkowski, Jerzy
Author_Institution :
Div. of Circuits & Signals Theor., Silesian Univ. of Technol., Gliwice, Poland
Abstract :
There is a method of global parametric faults location in analogue integrated circuits presented in this paper. Circuit Under Test is diagnosed in the time domain. The method is based on a utilisation of the tested device response and its derivative base features, i.e. following maxima and minima. The set consisted of base features is transformed into an advanced feature. Base features and the advanced feature are used in the process of faults location. There is a method allowing for testing time optimisation presented in this paper. The fault dictionary is constructed with the use of two evolutionary algorithms, i.e. gene expression programming and differential evolution. The presented diagnosis method has been verified with an exemplary circuit - a CMOS operational amplifier.
Keywords :
CMOS analogue integrated circuits; fault location; genetic algorithms; operational amplifiers; CMOS operational amplifier; advanced feature; analogue electronic circuits diagnosis; analogue integrated circuits; circuit under test; derivative base features; device response; differential evolution; evolutionary algorithms; exemplary circuit; fault dictionary; gene expression programming; global parametric faults location; testing time optimisation; time domain; Circuit faults; Dictionaries; Fault location; Feature extraction; Integrated circuit modeling; Programming; Testing;
Conference_Titel :
Signals and Electronic Systems (ICSES), 2010 International Conference on
Conference_Location :
Gliwice
Print_ISBN :
978-1-4244-5307-8
Electronic_ISBN :
978-83-9047-4-2